X-Git-Url: https://mograsim.net/gitweb/?a=blobdiff_plain;f=plugins%2Fnet.mograsim.logic.model.am2900%2Fsrc%2Fnet%2Fmograsim%2Flogic%2Fmodel%2Fexamples%2FVerilogExporter.java;h=e1d60bc5dd4f999cc0531ca74f205bf8e4fd2b1a;hb=b1933553071bd1f24890a6d4d6bd91f555db69c2;hp=70907f14454f9c1135b5591c4c32b3fc2c8f8ef0;hpb=85135c0930920ee46588238f55105521a5edaff5;p=Mograsim.git diff --git a/plugins/net.mograsim.logic.model.am2900/src/net/mograsim/logic/model/examples/VerilogExporter.java b/plugins/net.mograsim.logic.model.am2900/src/net/mograsim/logic/model/examples/VerilogExporter.java index 70907f14..e1d60bc5 100644 --- a/plugins/net.mograsim.logic.model.am2900/src/net/mograsim/logic/model/examples/VerilogExporter.java +++ b/plugins/net.mograsim.logic.model.am2900/src/net/mograsim/logic/model/examples/VerilogExporter.java @@ -305,13 +305,14 @@ public class VerilogExporter private void appendInterface(StringBuilder result) { + result.append("input rst"); if (!sortedInterfacePinNames.isEmpty()) { Map logicWidthsPerInterfacePinName = Arrays.stream(componentJson.interfacePins) .collect(Collectors.toMap(p -> p.name, p -> p.logicWidth)); - result.append('\n'); for (int i = 0; i < sortedInterfacePinNames.size(); i++) { + result.append(",\n"); String interfacePinName = sortedInterfacePinNames.get(i); int logicWidth = logicWidthsPerInterfacePinName.get(interfacePinName); @@ -325,10 +326,8 @@ public class VerilogExporter appendLogicWidth(result, logicWidth); result.append(sanitizeVerilog(interfacePinName)); result.append("_res"); - if (i != sortedInterfacePinNames.size() - 1) - result.append(','); - result.append('\n'); } + result.append('\n'); } } @@ -395,7 +394,12 @@ public class VerilogExporter result.append("assign "); result.append(sanitizeVerilog(resultWireName)); - result.append(" = "); + result.append(" = rst ? "); + result.append(logicWidth * 2); + result.append("'b"); + for (int i = 0; i < logicWidth; i++) + result.append("10"); + result.append(" : "); result.append(sanitizeVerilog(lastWireName)); result.append(";\n"); } @@ -426,9 +430,10 @@ public class VerilogExporter result.append(' '); // abuse the pinIdentifierGenerator for making these unique result.append(pinIdentifierGenerator.getPinID("comp", subcomponentName)); - result.append(" ("); + result.append(" (rst"); for (int i = 0; i < subcomponentInterfacePinNames.size(); i++) { + result.append(",\n "); String innerPinID = pinIdentifierGenerator.getPinID(subcomponentName, subcomponentInterfacePinNames.get(i)); String lastWireName; @@ -452,8 +457,6 @@ public class VerilogExporter result.append(sanitizeVerilog(nextWireName)); result.append(", "); result.append(sanitizeVerilog(resultWireName)); - if (i != subcomponentInterfacePinNames.size() - 1) - result.append(", \n "); } result.append(");\n\n"); }