import era.mi.logic.types.BitVector.BitVectorMutator;
import era.mi.logic.wires.Wire.ReadEnd;
import era.mi.logic.wires.Wire.ReadWriteEnd;
public class AndGate extends MultiInputGate
{
import era.mi.logic.types.BitVector.BitVectorMutator;
import era.mi.logic.wires.Wire.ReadEnd;
import era.mi.logic.wires.Wire.ReadWriteEnd;
public class AndGate extends MultiInputGate
{
- public AndGate(int processTime, ReadWriteEnd out, ReadEnd... in)
+ public AndGate(Timeline timeline, int processTime, ReadWriteEnd out, ReadEnd... in)
- super(processTime, BitVectorMutator::and, out, in);
+ super(timeline, processTime, BitVectorMutator::and, out, in);